Skip to content
Snippets Groups Projects
Select Git revision
  • 091ec9c0264a4a4a38f74490ddacde11f098ba15
  • master default protected
  • openocd
  • openocd_board
4 results

v0-3.md

Blame
  • lpc1764.cfg 683 B
    # !!!!!!!!!!!!
    # ! UNTESTED !
    # !!!!!!!!!!!!
    
    # NXP LPC1764 Cortex-M3 with 256kB Flash and 16kB+16kB Local On-Chip SRAM,
    set CHIPNAME lpc1764
    set CPUTAPID 0x4ba00477
    set CPURAMSIZE 0x4000
    set CPUROMSIZE 0x20000
    
    # After reset the chip is clocked by the ~4MHz internal RC oscillator.
    # When board-specific code (reset-init handler or device firmware)
    # configures another oscillator and/or PLL0, set CCLK to match; if
    # you don't, then flash erase and write operations may misbehave.
    # (The ROM code doing those updates cares about core clock speed...)
    #
    # CCLK is the core clock frequency in KHz
    set CCLK 4000
    
    #Include the main configuration file.
    source [find target/lpc17xx.cfg];